distribution, the SLS requirement of decreasing r leads to less efficient absorption at the peak intensity, thus more than offsetting the gain. Setting $\Gamma = 1/2$ in Equation 41 with $h \to h_{SLS}^{MAX}$ , taking $\lambda = 1.3 \ \mu m$ and x = 0.6, and using Equation 43, we find $$h_{\rm SLS}^{\rm MAX} = 1340 \text{ Å}/\sqrt{r} \tag{45}$$ Substituting this into Equations 39 and 40 yields a transcedental equation for r, namely, $36.3r^{3/2} = \ln{(335/\sqrt{r})}$ with the solution $r \approx 0.3$ , corresponding to $h_{SLS}^{MAX} \approx 2400$ Å. Thus, we can expect an optimum value\* $\alpha_{eff} \leq 0.2\alpha \approx 20$ cm<sup>-1</sup> in an SLS consisting of 12 periods of 60 Å Ge,Si<sub>1-</sub>/140-Å Si. This means that the waveguide length must be of the order of 0.5 mm for high speed detector efficiency. If a pin detector represents a ridge waveguide of that length and the width $\leq 10 \,\mu\text{m}$ , then its capacitance is less than about 0.5 pF, assuming a typical depletion width of 1 $\mu$ m. This value of the internal capacitance is acceptable and comparable to that of the conventional pin IR detectors. Note that the detector quantum efficiency grows with the optical path length, without degrading the speed of response. The detector sensitivity will be further improved by an avalanche gain in Si cladding layers. To reduce an excess noise, the APD design should be guided by the following principles: - 1. Since $K = \alpha_n/\alpha_p >> 1$ in Si, the multiplication should be initiated by electrons rather than holes. - 2. Since K decreases sharply when the electric field much exceeds the ionization threshold, $E_i$ , the field in the avalanche layer should be near the threshold, $E \ge E_i = 3 \times 10^5$ V/cm, and the thickness of that layer should be well above $\alpha_n^{-1}(E_i) = 0.5 \, \mu m$ . - The field in the SLS layers should not exceed approximately 10<sup>3</sup>V/cm, the ionization threshold in Ge. A possible waveguide APD structure is illustrated in Figure 26. In addition to an undoped $Ge_xSi_{1-x}/Si$ SLS of $x \ge 0.6$ , $r \le 0.3$ and thickness $h_{sl.s} \ge 3000$ Å, it contains an undoped Si avalanche layer of thickness $d \ge 2$ $\mu$ m separated from the SLS by a thin ( $\Delta \le 10^{-6}$ cm) p-type Si layer. In the operating regime, the $\Delta$ -layer must be depleted by an applied reverse bias. The total sheet density of charge in this layer should, therefore, be of order $\kappa E_i = 2 \times 10^{12}$ e/cm<sup>2</sup>. This will achieve the desirable high-low field separation of the absorption and multiplication layers and result in a low-noise SAM APD structure. Development of Si-based detectors for fiber-optical communications represents one of the most practical applications of Si-MBE research. #### **B.** Epitaxial Insulators ing 44) λ, on z), ng ch z) r, ery e' In An lab ver /2. ity Research in the growth and characterization of epitaxial insulators on semiconductors has undergone a rapid expansion in recent years. Besides the obvious scientific interest in understanding the properties of a single-crystal semiconductor/insulator interface, this research has many motivations from the point of view of device applications. In III-V compounds, one is strongly interested in implementing a basic MIS structure for use in insulated-gate field-effect transistors (IGFET). In silicon one has hopes for improving the transport \* It should be noted that strain-symmetric superlattices, grown on a relaxed layer of intermediate composition, so are not subject to any restriction on the possible SLS thickness. These structures may be of interest for the implementation of waveguide detectors — provided dislocations propagating from the buffer layer do not continue to thread the SLS (otherwise they would again degrade the detector operation by contributing to the dark current at room temperature). FIGURE 26. A waveguide APD structure and the electric field profile. properties in the inversion layer at an ordered interface, compared to that at an MOS interface. There is also a great interest in fabricating a silicon-on-insulator (SOI) structure, which would allow the implementation of MOSFETs with improved speed characteristics and single-event upset immunity, as well as complementary (CMOS) circuits without latchup. Since the pioneering work of Farrow et al. 4 and Ishiwara and Asano, 5 a great deal of epitaxial-insulator research has been centered on the growth of epitaxial fluorides, such as CaF<sub>2</sub> on silicon and epitaxial silicon on the fluoride layers. A review of the recent accomplishments in this field can be found in Chapter 6 by Phillips and Chapter 5 by Ishiwara in this book. In the next section we shall discuss some of the device aspects of the SOI program. Ultimately, this development may lead to three-dimensional integration of Si circuits with improved packing density of transistors and shortened intrachip communication lines. Moreover, the development of a single-crystal SIS material structure may provide researchers with a unique system of two-dimensional electron and hole gases, spatially separated but coupled electrostatically through a thin insulator. As will be discussed in Section III.B.2, such a system may possess remarkable novel properties. Another interesting possibility, which we shall not discuss, entails the use of epitaxial insulators on silicon as an electron-beam resist with higher fine-line resolution than that available with conventional polymer or polycrystalline layers. 4 and 1 and 1 and 1 available with conventional polymer or polycrystalline layers. 4 and 1 a ## 1. SOI and Three-Dimensional Integration SOI technologies for MOSFET applications have been long sought by various means, including beam-anneal recrystallization of polycrystalline silicon layers deposited on amorphous SiO<sub>2</sub> films, heteroepitaxial growth of silicon on sapphire on and spinel films, seeded solidification of Si films over SiO<sub>2</sub> by lateral epitaxy. Lateral oxidation of porous single-crystal Si layers underneath epitaxial Si films, solid and heteroepitaxial growth of Si/CaF<sub>2</sub> systems. The lower parasitic junction capacitance in SOI devices allows their faster operation with lower power dissipation. The greatest advantages are expected in CMOS VLSI applications. The use of insulating substrates leads to a simpler fabrication sequence and enables a higher device packing density with complete immunity to latchup. The SOI devices are, moreover, expected to possess increased radiation hardness and immunity to single-event upsets. Many investigators are also attracted by the vision of three-dimensional integration of VLSI circuits; with improvements in film quality the basic SOI layers can be stacked to form multilayer device structures. Let us briefly discuss some of these and other possible advantages from the point of view of a device physicist. First, consider the possibility of improving the basic MIS Si structure by using epitaxial insulators instead of the amorphous silicon dioxide. Due to the ordered nature of the interface, one can possibly expect an enhanced electron mobility in the inversion layer. It should be noted that the mobility itself is not an important figure of merit in fine-line FET devices with feature sizes of 1 $\mu$ m and less. A much more significant parameter is the saturated electron drift velocity, $v_s$ . However, there seems to exist a correlation between the improved mobility and an enhancement of $v_s$ in two-dimensional electronic systems. For example, in GaAs HEMT devices the saturated electron velocity ( $v_s = 2 \times 10^7$ cm/sec at 300 K and $3 \times 10^7$ cm/sec at 77 K)<sup>6</sup> appears to be higher than that in bulk GaAs. It remains to be seen whether a similar enhancement can be established in epitaxial silicon/insulator systems. Another improvement could be associated with a remote possibility of achieving a higher density of charge in the Si inversion layer. In MOS structures this density is limited by the dielectric permittivity $\kappa_{\rm ox}=3.9$ and the breakdown field $E_{\rm br}\approx 10^7$ V/cm of silicon dioxide to a value of $\kappa_{\rm ox}\times E_{\rm br}\approx 2\times 10^{13}$ e/cm². Although CaF<sub>2</sub> has a higher permittivity ( $\kappa_d=6.8$ ) than SiO<sub>2</sub>, the measured dielectric strength in CaF<sub>2</sub> layers is only $3\times 10^6$ V/cm. <sup>105</sup> Higher density of charge in the inversion layer is desirable for FET circuits because it enhances the current drive at a given gate width of a transistor and thus diminishes the delay due to parasitic capacitances. Next, let us comment on the SOI program. We shall make a rather long-shot assumption that the material quality in epitaxial Si layers will eventually match that available in bulk silicon. It is still not at all clear that the traditional speed advantage of SOI transistors, predicted on the basis of long-channel device analysis, will stand up to downward dimensional scaling of the conventional bulk-silicon MOSFETs. As the device dimensions shrink, the significance of parasitic drain-to-bulk junction capacitances can be expected to diminish, while that of interdevice capacitive "cross-talk" can be expected to increase. The SOI configurations appear to be unfavorable in this regard. Furthermore, the absence of a bulk contact is known to produce unwelcome characteristics, such as the "kink effect" (Reference 14, page 493). An encouraging, though certainly not definitive, answer to such concerns was recently given by a direct comparison of the characteristics of fine-line MOS circuits, fabricated under identical design rules on both insulating (sapphire) and bulk-silicon substrates. Clearly, the immunity to latchup in CMOS applications is the single most important potential advantage of SOI technologies. Considering three-dimensional integration, one should be very cautious in projecting the possibilities of achieving an increased device packing density in this way. At present, this density is limited not so much by the available real estate on the chip as by the power dissipation. To appreciate how awesome this problem is, let us assume that the entire CMOS chip area is covered with FET gates, the gate oxide thickness is 100 Å, the voltage swing is 2 V, and each transistor is switched on an average of once every nanosecond. This rather mild example (no parasitic capacitances, relatively slow speed for VLSI of the future) implies the generation of heat at the rate of more than 1 kW/cm². The critical problem in achieving super-high packing densities is to reduce the operating voltage swing (heat production scales as V²). This in turn depends on the margin for threshold variations, which at this time is not among the strong points of SOI technologies. #### 2. Electron-Hole Superconductivity Lozovik and Yudson had proposed<sup>107</sup> a new mechanism of superconductivity based on the pairing of spatially separated electrons and holes that arises from their Coulomb attraction. FIGURE 27. Illustration of an electron-hole superconducting system.<sup>107</sup> (a) Schematic band diagram involving two (possibly different) semiconductors separated by a thin epitaxial insulator with opposite-polarity carriers accumulated at the semiconductor-insulator interfaces; (b) nondissipative two-wire transmission line. (From Lozovik, Yu. E. and Yudson, V. I., Sov. Phys. JETP, 44, 389, 1976. With permission.) They considered two semiconductors separated by a dielectric film of thickness d and permittivity $\kappa_d$ . In such a system, one can have an accumulation of electrons on one side of the dielectric and holes on the other (Figure 27a). Tunneling through the dielectric is assumed negligible. Lozovik and Yudson (LY) suggested that the pairing interaction may lead to the formation of a new coherent state of the system in which the motion of spatially separated electrons and holes is superfluid. According to LY, such a system will behave like a nondissipative "two-wire electric transmission line" (Figure 27b), with nonattenuating electric currents flowing in opposite directions in different parts of the system. Estimates of the transition temperature $T_c$ to this superconducting state give much higher values than that for the usual phonon-mediated superconducting transition. This is because in the LY mechanism the pairing is caused by Coulomb interaction, which is much stronger man the phonon exchange. By the order of magnitude, $kT_c \sim m^*e^4/\kappa_d^2\hbar^2$ (assuming equal effective masses $m^*$ for both electrons and holes). However, this estimate requires that $d \le a^* = \kappa_d \hbar^2/m^*e^2$ and that the surface carrier density be $\le d^{-2}$ . For example, if $m^* = 0.07 m_0$ and $\kappa_d = 7$ , then $a^* = 50$ Å and for d $\cdot \mathbf{r} d$ ind de $\leq$ a\* one has T<sub>c</sub> $\sim$ 300 K. It seems that the MBE of epitaxial insulators may eventually be able to provide a system which could test these theoretical predictions.\* # IV. INCOMMENSURATE SILICON HETEROEPITAXY In Section III.A.1 we discussed germanium pin photodetectors epitaxially grown on a <100> Si substrate. These devices represent an example of what we would like to call the incommensurate silicon heteroepitaxy approach. Generally, in this approach one does not seek to utilize any properties of the heterointerface between silicon and a foreign semiconductor, and hence the quality of that interface is not a consideration. Instead one looks for the possibility of growing high-quality layers of a desired semiconductor on silicon — with intermediate layers if necessary. The first GaAs devices (solar cells) fabricated on a Si substrate were reported by Gale et al. 108 A number of recent experimental results 100-125 on heteroepitaxial growth give us grounds to believe in the fundamental soundness of this approach. These results clearly indicate that the fabrication of device-quality single-crystal III-V compound semiconductor layers on Si <100> substrates is possible and within reach. A closely related development is the heteroepitaxial growth of other Column IV elements (Ge, Sn) on silicon. Layers of germanium, tin, and their alloys can serve as intermediate layers facilitating the subsequent growth of III-V compounds, but also have various direct (e.g., photovoltaic) applications themselves. Of great interest, for example, is the metastable Sn<sub>2</sub>Ge<sub>1-1</sub>, alloy (discussed in Section IV.B), which not only can provide a perfect lattice match to various III-V compounds, but also can be expected to possess a direct gap at $x \ge$ 26%. This material can be expected to have a low electron mass and high mobility, and it may also offer the possibility of fabricating LEDs and even lasers using only Column IV elements. In our view, various incommensurate-heterostructure combinations will become standard in the semiconductor industry of 1990s. A major purpose of the present section is to argue convincingly this point of view. We stress that it calls for a radical revision of directions in microelectronics. The new approach should emphasize the unity of Column IV and III-V semiconductors in the future device structures, rather than a coexistence of widely divergent technologies aimed at different applications. In its most ambitious form, this direction requires full compatibility of the heteroepitaxial process with the conventional VLSI technology. This means that ultimately the heterolayers will form special-purpose islands in a VLSI chip. We strongly believe that such an architecture represents the future of microelectronics. A less ambitious program (which in our view is also less likely to ultimately prevail in the commercial field) is to concede the compatibility issue and be concerned instead with using silicon merely as a cheap substrate for GaAs circuits. In this case, one can use Si surfaces of orientations other than <100> and be less constrained in the growth conditions. # A. Silicon as an Inexpensive Substrate for Epitaxial GaAs Devices The case of GaAs vs. Si has been argued for many years. 126-128 There is no doubt that today Si technology holds a dominant position in the general area of logic and memory circuits. On the other hand, the III-V compounds have many advantages: lower electron effective mass, higher mobility, the possibility of bandgap engineering, optoelectronic properties associated with the direct-gap band structure, ready availability of semi-insulating substrates, radiation hardness, etc. In the past few years, the modulation-doped GaAs/ Another possible approach to implementing such a system is to use semiconductor heterostructures, such as GaAs/Al,Ga, As/GaAs, with the accumulation of electrons and holes on opposite sides of the wide-gap layer. This approach has been pursued for some time by Kastalsky, to whom we are indebted for an information discussion of the electron-hole superconductivity. AlGaAs heterojunction transistor MODFET (also known under many names such as TEGFET or HEMT) has emerged as a serious contender for very high-speed logic circuits. Recently, a group from Fujitsus described the status and trends of their HEMT technology aimed at integrated circuits. Particularly impressive was the achieved control of the threshold voltage: 19-mV standard deviation over a 2-in, wafer with 0.5 µm-gate devices. It has been argued for several years that GaAs devices, such as the HEMT, may have an edge in small-signal and logic front-end applications. With the above-mentioned recently achieved threshold control, it is now argued that HEMT will become a leader in large-scale integrated circuits. Here one talks not only about large digital systems ("supercomputers") at liquid nitrogen temperatures, but also about the VLSI which so far has been a sovereign domain of silicon technology. The main obstacle (hoped to be overcome) quoted by the proponents of HEMT is the lower quality of GaAs epitaxial layers (typically 200 to 300 fatal defects per square centimeter, as contrasted with silicon 0.1 to 0.05). In our view, a more fundamental handicap of HEMT (or any other device grown on bulk III-V compound substrates) is the cost of the material. As will be discussed in the next section, cost consideration will probably exclude bulk GaAs or InP substrates from VLSI applications. We believe that this conclusion is shared by a majority in the semiconductor industry. Most of the experts foresee a separation of markets between Si and III-V compounds — with different mature technologies catering to distinct requirements. In that view, the entire VLSI market will remain held by silicon, while the III-V compounds will be used at lower integrated levels whenever the Si technology cannot do the job — i.e., in very high speed and, especially, in optoelectronic applications. Even for those applications alone, the expected demand for GaAs is so great that some projectionists begin to worry about security of the future supply of pure gallium! We see a different perspective. In our opinion, the winning technology will be the one that can combine the low cost of silicon with the often superior and more versatile properties of III-V materials. Such a combination can be provided by a heteroepitaxial growth of single-crystal III-V compound layers on Si substrates. These hybrid material systems will allow for the combination of high-speed GaAs devices (such as HEMT) with Si-VLSI in the form of a monolithic chip on a low-cost silicon substrate. Monolithic chips have a tremendous advantage in the cost of packaging over hybrid circuits composed of devices on separate chips. In most applications, savings will be realized from the reduction in the system's size, weight, power consumption, board costs, etc. Moreover, the advantage of hybrid material systems lies not only in the economics, but also in their potentially higher performance. For example, most of the parasitic impedances associated with interchip communication will be eliminated. In the longer run, diode lasers, LEDs, or light-intensity modulators on one end, coupled with IR detectors on the other, will form optical links for high-rate data transmission between different areas of the same chip as well as between different chips in a larger system. ### 1. Economic Considerations At present, high-speed integrated circuits using MESFETs or HEMTs are fabricated on bulk compound-semiconductor wafers. This approach is not cost effective. For example, a 100-mm polished GaAs wafer costs about \$400 which is over 25 times that of a corresponding Si wafer (Table 1). As the GaAs crystal-grown and wafer-shaping operations move down the learning curve, the cost of GaAs wafers will decrease. However, the cost of a bulk GaAs wafer will never become comparable to that of Si. This is because of 1. Higher raw material cost: High-purity raw material of GaAs costs about \$700/kg which is about 13 times more expensive than Si. This is due to the high costs of mining and purifying gallium and arsenic — both are scarce in the earth's crust, while Si comprises 25% of the earth's crust and is second only to oxygen in abundance. Table 1 COST COMPARISON OF BULK SI AND GaAs WAFERS\* | Semiconductor | Si | GaAs | Ratio of<br>GaAs/Si | |---------------------------------------------------------------|------------------------|------------------------|---------------------| | High purity raw material cost (M <sub>1</sub> ) | \$55/kg | \$700/kg | 13 | | Volume per 100-mm<br>wafersh (V) | 4.32 cm <sup>3</sup> | 5.89 cm <sup>3</sup> | 1.36 | | Density (ρ) | 2.33 g/cm <sup>3</sup> | 5.32 g/cm <sup>3</sup> | 2.28 | | Weight per 100-mm wafer ( $W = V\rho$ ) | 10.07 g | 31.33 g | 3.11 | | Raw material cost per<br>100-mm wafer<br>(M <sub>1</sub> · W) | \$0.55 | \$21.93 | 40 | | Cost of polished 100-<br>mm wafer (M <sub>2</sub> ) | \$15 | \$400 | 27 | | Area of 100-mm wafer (A) | 78.54 cm <sup>2</sup> | 78.54 cm <sup>2</sup> | l | | Wafer cost per unit<br>area (M↓A) | \$0.19/cm <sup>2</sup> | \$5.09/cm <sup>2</sup> | 27 | | Wafer cost per unit<br>area for 30% yield<br>(M√A/0.3) | \$0.63/cm <sup>2</sup> | \$17/cm <sup>2</sup> | 27 | - Based on 1984 figures. - Wafer thickness is 0.55 mm for Si and 0.75 mm for GaAs. - Fragile material: Since GaAs is a softer and more fragile material than Si, greater care must be exercised in GaAs wafer preparation. This results in substantially higher cost of wafer-shaping operations. - 3. Higher density: GaAs has higher density (5.32 g/cm<sup>3</sup> as compared to 2.33 g/cm<sup>3</sup> for Si) and for a given diameter the GaAs wafer must be thicker than Si to avoid breakage. The cost of GaAs raw material required for a wafer is 40 times more than that for a Si wafer. - 4. High vapor pressure: Unlike Si, which has a relatively low vapor pressure at its melting point (approximately 10<sup>-6</sup> atm at 1412°C), both gallium and arsenic have much higher vapor pressures at the melting point of GaAs (10<sup>-4</sup> and 1 atm, respectively, at 1238°C). To prevent decomposition of the melt during crystal growth, one has to make elaborate modification of the conventional Czochralski process (e.g., using a liquid encapsulation method). This also contributes to the higher cost per unit volume of GaAs ingot. Referring to the bottom row of Table 1, the wafer cost (not yet processed) per unit area is \$0.63/cm² for Si and \$17/cm² for GaAs. The cost of bulk GaAs vafers is expected to remain an order of magnitude higher than Si in the foreseeable future. Therefore, in our view, a fundamental handicap of devices fabricated on bulk compound-semiconductor wafers is the cost of the material. It may appear that for a highly sophisticated chip almost any cost FIGURE 28. Pricing trends for Si integrated circuits illustrated by the average price of packaged dynamic random-access memory (DRAM) chips as a function of time in the past 14 years. (From Lepselter, M. and Sze, S. M., *IEEE Circuits Devices Mag.*, 1, 53, 1985. With permission.) of the wafer can be justified by the added value of electronic circuitry. However, according to an empirical law, <sup>129</sup> for every more sophisticated chip, the initially high price decreases as its production technology matures, and it eventually settles at a price which is unacceptably low for replacement by III-V compound-semiconductor wafers. This law is illustrated in Figure 28 for dynamic random-access memories. As can be seen from the figure, the price of a packaged DRAM chip of any complexity drops over time to roughly the same level of less than \$2.00 per chip. Compared to that level, the \$17/cm<sup>2</sup> cost of GaAs wafers is prohibitively expensive. In our view, the cost consideration is likely to exclude from VLSI applications any ICs based on GaAs or InP bulk wafers. From this conclusion (which we believe is shared by most of the experts in microelectronics), one often draws a vision of the future semiconductor industry in which there is a separation of markets between Si and III-IV compounds with different technologies catering to distinctive requirements. We believe, however, that such a coexistence of separate technologies can only be a temporary solution. In the long run (say, 10 years), this approach is not cost effective and it will yield to the emerging technology of monolithic hybrid material systems on low-cost Si substrates. Economic and technical advantages of such systems are self-evident. Their practical feasibility has become apparent in light of the recent dramatic developments in the field of silicon heteroepitaxy. These developments will be reviewed in the next section. #### 2. Feasibility Until very recently, one could view the very possibility of obtaining device-quality GaAs layers on an Si substrate with a healthy skepticism, regarding it as a long shot at best. One could expect that a large lattice mismatch would necessarily result in a poor crystallinity of the epitaxial layer: large dislocation density, local strains, and grain boundaries. It was also unclear whether the problem of antiphase disorder,\* which has plagued the development of lattice-matched GaP on <100> Si devices, could ever be solved. Finally, one had to worry about the possible autodoping of the epilayers by Si atoms diffusing from the substrate. This pessimistic outlook has been dramatically altered recently through the work of several research groups in the U.S. and Japan. Careful preparation of Si wafers (special cleaning procedures with subsequent thermal desorption under UHV conditions) enabled the investigators to grow epitaxial GaAs layers which were satisfactory for the fabrication of a number of devices with characteristics comparable to those obtained on bulk GaAs substrates. It turned out that the autodoping could be suppressed by a period of slow initial growth at reduced temperatures and that the antiphase domain boundaries could annihilate themselves in thicker layers. The lattice-mismatch problem is not specific to GaAs on Si; successful elimination of threading dislocations in epitaxial Ge on Si by the glitch-grading method discussed in Section III.A.1 may serve as a prototype solution. One may also use intermediate Ge layers, as some researchers have done; this makes good sense, since on the one hand, the lattice-mismatch between Ge and GaAs is only 0.13% and on the other hand, Ge grows well on Si (thus, one is able to treat the lattice-mismatch and the antiphase-domain problems in two separate steps). Whether or not intermediate Ge layers will become a part of the future technology is not clear, excellent results have already been obtained for devices manufactured in GaAs epitaxial layers on Si — both with and without Ge coating. We shall not attempt to give a comprehensive review of all reported GaAs on Si heteroepitaxial devices. An incomplete list of most recent reports, which include MES-FETs, 113,117-119 bipolar transistors, 122,123 double-heterostructure diode lasers, 115,125 and integrated GaAs-MODFET/Si-MOSFET circuits, 124 is sufficient to conclude that the feasibility of this approach is proven beyond doubt Ultimately, an assessment of the future GaAs/Si technology would have to include the cost of deposition. The MBE is inherently a slow-growth process not very suitable for deposition of thick layers. Commercial utilization of this technology will probably require another process capable of more rapid growth of thicker III-V compound layers, without introducing additional defects. A likely combination to emerge would involve a modified MOCVD reactor vacuum interlocked with a Si-MBE system, where UHV cleaning and possibly deposition of thin initial layers will take place. First reports of MOCVD growth of GaAs on <100>Si are quite encouraging. 116-118,120 # B. Heteroepitaxy of Semiconductors Other than GaAs The general scope of incommensurate silicon heteroepitaxy includes the growth of a variety of materials, which can perform device functions unavailable in silicon. We have discussed the prototype examples of Ge and GaAs. One is obviously interested in other III-V and II-VI compound semiconductor systems on Si. However, growth on lattice-mismatched substrates generally results in misfit dislocations, which originate at the heterointerface and propagate up into the epitaxial layer. Both the electronic and optical properties of the working layers are degraded by these defects and effective schemes must be devised for their elimination. At this time, the most promising method appears to be associated with trapping and deflection of dislocations by strained-layer superlattices (SLS).<sup>11</sup> We have described (Section III.A.1) an improvement of epitaxial Ge layers on Si by the glitch-grading method. Similar The formation of antiphase domains is a common problem encountered in the epitaxial growth of III-V compounds on nonpolar semiconductor substrates, such as Si or Ge. It represents an example of a broken symm 'p' in the nutleation of growth; both Ga and As can bond to a particular site on the substrate surface. The ambivalence is resolved in a different way in different parts of the sample, hence the formation of domains. One interesting approach to eliminating the antiphase disorder has been pursued by Kroemer and co-workers, who proposed to use as substrates certain vicinal surfaces of silicon. They succeeded in growing single-domain GaP layers on <211> oriented silicon (see the discussion at the beginning of Section III). FIGURE 29. Proposed growth sequence for producing defect-free $Sn_0.sSi_{0.5}$ alloy. The alloy is preceded by a strained-layer superlattice of average composition equal to that of the alloy. The superlattice period (which is of order $10^{-6}$ cm) is exaggerated in the picture. methods have been employed in the growth of lattice-mismatched GaAsP layers on GaP substrates and InGaAs layers on GaAs.<sup>130</sup> Two distinct strategies can be followed in the growth of device-quality compound-semiconductor layers on Si. One may try to improve the III-V layers above the interface by the MBE and MOCVD SLS techniques<sup>130</sup> developed for these materials. Alternatively, one may try to prepare the silicon substrate for subsequent lattice-matched growth. One such possibility is associated with the growth by Si-MBE of silicon/tin alloys, described in the next section. Another interesting, although not yet conclusively tested, approach consists in the possibility of dislocation-free growth of lattice-mismatched epitaxial layers on a porous or otherwise submicron-patterned silicon substrate.<sup>72</sup> ### 1. Metastable Alloys Si/Sn: Expanding Silicon Lattice A recently proposed<sup>131</sup> variation of the SLS technique may be capable of preparing a silicon substrate for subsequent lattice-matched growth of a variety of semiconductors having a lattice constant larger than Si. The technique requires a low-temperature epitaxial growth, such as MBE, and consists of depositing tin/silicon alloys on Si substrates. One should in principle be able to grow dislocation-free $Sn_xSi_{1-x}$ layers with any desired $x \le 0.5$ , i.e., with any lattice constant between 5.43 and $\approx 6$ Å. It is well known that unlike Ge/Si alloys which mix in any proportion, the Sn/Si alloys exhibit phase segregation when cooled from the melt. Because of this, there are no bulk solid alloys of silicon and tin. The problem of phase segregation does not arise, however, in a low-temperature epitaxy, which is a nonequilibrium process. One can expect a smooth growth of uniform Sn<sub>x</sub>Si<sub>1-x</sub> alloys on an appropriate lattice-matched substrate. Starting from a silicon substrate, one can then use an adaptation of the SLS method for getting rid of misfit dislocations in the epitaxial alloy. This proposal<sup>131</sup> is conceptually quite similar to (and actually predates) the glitch-grading scheme, successfully used in growing high-quality Ge layers on Si for IR photodetector applications.<sup>59</sup> The required growth sequence to produce a Sn<sub>0.3</sub>Si<sub>0.5</sub> alloy on a Si substrate is illustrated schematically in Figure 29. According to the idea of the SLS method,<sup>11</sup> misfit dislocations introduced during growth FIGURE 30. Lattice constants of Sn<sub>x</sub>Si<sub>1-x</sub> alloys. of the graded layer $z_1 \rightarrow z_2$ will be trapped in the strained-layer region $z_3 \rightarrow z_4$ , so that the alloy in the region $z > z_4$ is dislocation-free. It can be modified to grow a structure which terminates with a $Sn_xSi_{1-x}$ layer with other values of x. The upper limit on x is determined by the thermal stability of the epitaxial layer at the temperature of growth and, possibly, the requirement of having a sufficient glitch amplitude above the average alloy composition. It is unlikely that the technique will be useful for x > 0.5. The resultant alloy can be used as a substrate for growing other epitaxial materials of the same lattice constant. To appreciate the possible scope of the method, consider the plot in Figure 30, which shows the range of available lattice constants (assuming their linear interpolation). The lattice constants of selected semiconductors and the corresponding latticematched tin/silicon compositions are indicated by arrows. We see that GaAs and Ge lattices are accommodated by an $Sn_xSi_{1-x}$ alloy with $x \approx 0.2$ and that even InP falls within $x \leq 0.5$ range. #### 2. Metastable Alloys Ge/Sn: Light from Column IV We have also indicated in Figure 30 the position of a tin-germanium alloy $Sn_xGe_{t-x}$ with x = 0.27. This alloy, which is lattice-matched with InP, is of considerable interest in its own right. On the basis of a theoretical model<sup>132</sup> for the band structure of gray tin, it was predicted<sup>133,134</sup> that the alloy $Sn_xGe_{1-x}$ would have a direct bandgap for $x \ge 0.25$ . It should GaP the ove ped uent E of con- icete.<sup>72</sup> g a ing ∨th, l in .e., oys oulk ver. ooth for. uite /ing scure wth FIGURE 31. Predicted variation in the band-structure of tin-germanium alloys with increasing tin content. (From Oguz, S., Paul, W., Deutsch, T. F., Tsaur, B. -Y., and Murphy, D. V., Appl. Phys. Lett., 43, 848, 1983. With permission.) be remembered, of course, that like the $\operatorname{Sn}_x\operatorname{Si}_{1-x}$ alloy, $\operatorname{Sn}_x\operatorname{Ge}_{1-x}$ does not exist in the equilibrium bulk form because of the phase segregation when the alloy is cooled from the melt. It can be expected, however, to grow epitaxially on the right substrate. The positions of the conduction-band extrema in the alloy — relative to the top of the valence band — can be estimated by a linear interpolation of the known energies in the conduction bands of germanium and gray tin. Figure 31 shows the expected variation in the band structure of the $\operatorname{Sn}_x\operatorname{Ge}_{1-x}$ alloy as it goes over with increasing tin content x from an indirect-gap semiconductor to a semimetal. For $x \geq 0.25$ , the alloy will have the conduction band minimum in the $\Gamma$ valley (k = 0) and therefore one can expect a high electron mobility and low effective mass. Even more significantly, this direct-gap material offers a unique possibility of fabricating long-wavelength ( $\lambda \geq 2.5 \, \mu \text{m}$ ) detectors, LEDs, and lasers using only Column IV elements. We conclude that the development of epitaxial (nonequilibrium) tinsilicon and tin-germanium alloys will add an important new dimension and tantalizing perspectives to the field of silicon heteroepitaxy. ### C. The Future of Microelectronics: Hybrid Material Systems In this section, we shall briefly discuss the most attractive potential uses of incommensurate Si heteroepitaxy. We are mainly concerned with VLSI applications, because "that's where the money is". On the basis of the discussion above, we shall assume that all material problems associated with the epitaxial growth of device-quality heterolayers on <100> Si substrates will be solved in the not too distant future. #### 1. Special-Purpose Islands within Si-VLSI We have relatively little doubt that Si will remain the basic VLSI material in any foreseeable future. Therefore, the most important applications will be those seeking to complement and enhance silicon technology rather than replace it altogether. It has been convincingly argued<sup>17</sup> for the coexistence of the bipolar and CMOS technologies on a silicon chip. While CMOS is preferred for most internal logic gate elements, the bipolar is better suited for high-speed driving of high capacitance loads — long transmission lines and high fan-in nodes. These arguments can be extended to cover the emerging monolithically integrated heteroepitaxial technologies. As these technologies mature, they will enable the designer to replace the Si bipolar by GaAs heterojunction bipolar transistors, or MODFETs, or even some heterojunction hot-electron devices, to obtain even higher circuit speeds. One can thus envisage a future chip architecture in which super high-speed GaAs/AlGaAs elements will be located on epitaxially grown islands on a silicon wafer, integrated with the Si circuits by a suitable metallization process. It is likely that the heteroepitaxial growth will take place after most of the silicon processing is done — except the metallization. Therefore, one should be concerned with the compatibility of the two technologies, although it appears to be a relatively minor issue at this point. ### 2. Intra- and Interchip Communications: Beacons on Silicon At clock rates above several gigahertz, the on-chip interconnect lines represent a major problem in the VLSI technology. It can be expected to become even more severe in wafer-scale integrated circuits. In general, any interconnect line consisting of a metal runner on a dielectric or semiconducting surface can be modeled as an RCL transmission line with distributed resistances, capacitances, and inductances. At high frequencies, this line becomes lossy leading to signal attenuation, which is moreover frequency dependent. The dispersion brings about a distortion of the signal waveform, which at best complicates the circuit design and at worst makes impossible the room-temperature operation of a large area VLSI at gigahertz clock rates. Furthermore, reactive coupling leads to a cross-talk between different lines. The inductive cross-talk (which is long range and thus couples even lines remote from each other) scales up with the increasing frequency and becomes dominant in the gigahertz range. 135 All these problems can certainly be addressed within the conventional metallic-runner approach, e.g., by operating the circuits at reduced temperatures and designing special shields to eliminate the cross-talk. 136 Nevertheless there is, obviously, an enormous potential in the development of optical communications within a silicon wafer. There are many possible configurations for such a development with heteroepitaxial techniques. One may be able to use electronically triggered compound semiconductor lasers of light-emitting diodes of picosecond-pulse operation. Alternatively, one may use a constant light source and transmission modulators on the chip controlled by local silicon circuits. An interesting class of such electrooptic modulators can be based on two-dimensional room-temperature excitonic effects in quantum wells. 137 The optical signals can be sent to any part of the chip through virtually lossless dielectric ridge waveguides composed of, say, an amorphous Si core clad by two SiO<sub>2</sub> layers. At the receiving end, the signal will be processed by an IR detector on a specialpurpose island integrated monolithically into the system. The light source for on-chip communications can itself be located outside the Si wafer; in a sense, it can be compared to a supply battery. The necessary on-chip elements will be light modulators, detectors, and waveguides (Figure 32). the the The nce ion and ectand and mly tin- ing rate FIGURE 32. Illustration of the possible architecture for optical on-chip communications. ## V. CONCLUSIONS We have discussed a number of possible device applications of Si-MBE. However, we have not covered every direction of the present-day work. For example, we have left out any discussion of an important and classic subject of MBE research, the doping (nipi) superlattices, which had appeared in this paper only as silent ghosts in Figures 1 and 2. One reason for not going into this subject was furnished by the existence of an excellent review. 138. (Another reason is that the idea of doping superlattices is not at all specific to Si, so that most of the contemplated applications can be better realized in GaAs.) We have not done full justice either to the important topic of epitaxial insulators. Its potential for device applications can be expected to be greatly enhanced by further developments in the growth techniques, such as the deposition of both an insulator and a metal-silicide layer in one MBE growth sequence. 139 Of the directions we have discussed, we are most enthusiastic about the prospects for device applications of heteroepitaxial materials on Si substrates, especially those we termed "incommensurate" (Section IV). We have argued our strongly held view that specialized heteroepitaxial islands within Si-VLSI wafers will become standard in the microelectronics of 1990s. This vision calls for the establishment of a radically new direction in semiconductor engineering, marked by the convergence of silicon and compound-semiconductor technologies rather than their separate developments. #### **ACKNOWLEDGMENTS** It is our pleasure to thank many folleagues for helpful discussions. We are especially grateful to J. C. Bean, J. R. Brews, F. Capasso, D. I. Caplan, G. E. Derkits, A. A. Grinberg, D. Kahng, A. Kastalsky, E. Kasper, R. F. Kazarinov, M. P. Lepselter, K. K. Ng, R. People, J. M. Phillips, and G. E. Smith. #### REFERENCES - 1. Cho, A. Y. and Arthur, J. R., Molecular beam epitaxy, Prog. Solid State Chem., 10, 157, 1975. - 2. Tsui, D. C., Störmer, H. L., and Gossard, A. C., Two-dimensional magnetotransport in the extreme quantum limit, Phys. Rev. Lett., 48, 1559, 1982. - 3. Cho, A. Y., Recent developments in III-V compound semiconductor materials and devices, in Proc. 17th Int. Conf. Phys. Semiconductors, Chadi, J. D. and Harrison, W. A., Eds., Springer, New York, 1985, - 4. Dupuis, R. D., Metalorganic chemical vapor deposition of III-V semiconductors, Science, 226, 623, 1984. - 5. Mimura, Miyamizu, S., Fujii, T., and Nabu, K., A new field-effect transistor with selectively doped GaAs/n-AlGaAs heterojunction, Jpn. J. Appl. Phys., 19, L225, 1980; Mimura, T., Nishiuchi, K., Abe. M., and Kobayashi, M., Status and trends of HEMT technology. Superlattices Microstructures, 1, 369, - 6. Solomon, P. M. and Morkoc, H., Modulation-doped GaAs/AlGaAs heterojunction field-effect transistors (MODFET's), ultrahigh-speed device for supercomputers, IEEE Trans. Electron Devices, ED-31, 1015, 1984, and references therein. - 7. Tsang, W. T., Molecular beam epitaxy for semiconductor lasers and photodetectors, in The Technology and Physics of Molecular Beam Epitaxy, Parker, E. H. C. and Dowsett, M. E., Eds., Plenum Press, New York, 1984. - 8. Holonyak, N., Jr. and Hess, K., Quantum-well heterostructure lasers, in Synthetic Modulated Structures, Chang, L. L. and Giessen, B. C., Eds., Academic Press, Orlando, Fla., 1985, 257. - 9. Capasso, F., Graded-gap and superlattice devices by handgap engineering, in Device and Circuit Applications of III-V Semiconductor Superlattices and Modulation Doping, Dingle, R., Ed., Semiconductor and Semimetal Series, Academic Press, New York, 1985. - 10. de Jong, T., Douma, W. A. S., van der Veen, J. F., and Saris, F. W., Silicon molecular beam epitaxy on gallium phosphide, Appl. Phys. Lett., 42, 1037, 1983. - 11. The idea of misfit accomodation by strain in thin epitaxial layers was first discussed by Frank, F. C. and van der Merwe, J. M., One-dimensional dislocations, Proc. R. Soc. Edinburgh, Sect. A, 198, 205, 1949; see also van der Merwe, J. M. and van der Berg, N. F., Misfit dislocation energy in epitaxial overgrowth of finite thickness, Surf. Sci., 32, 1, 1972. It was further developed by Matthews, J. W. and Blakeslee, A. E., Defects in epitaxial multilayers. I. Misfit dislocations, J. Cryst. Growth, 27, 118, 1974; II. Dislocation pileups, threading dislocations, slip lines and cracks, 29, 273, 1975; III. Preparation of almost perfect multilayers, J. Cryst. Growth, 32, 265, 1976; application of these techniques to Si/Ge superlattices is reviewed in Reference 12. - 12. Bean, J. C., Molecular beam epitaxy of $Ge_iSi_{i-1}/(si_iGe)$ strained-layer heterostructures and superlattices. Mater. Res. Soc. Symp. Proc., 37, 245, 1985. - 13. Bean, J. C. and Butcher, P., Apparatus for simultaneous molecular beam epitaxy on multiple silicon substrates, in Proc. 1st Int. Symp. Si-MBE, Vol. 85-7, Bean, J. C., Ed., Electrochemical Society Press, Pennington, N.J., 1985, 427. - 14. Sze, S. M., Physics of Semiconductor Devices, 2nd ed., John Wiley & Sons, New York, 1981. - 15. Swartz, R. G., McFee, J. M., Grabbe, P., and Finegan, S. N., An uncompensated silicon bipolar junction transistor fabricated using molecular beam epitaxy, IEEE Electron Device Lett., EDL-2, 293, 1981. - 16. Kasper, E. and Wörner, K., High speed integrated circuit using silicon molecular beam epitaxy (Si-MBE), J. Electrochem. Soc., 132, 2481, 1985. - 17. Kroemer, H., Quasi-electric and quasi-magnetic fields in nonuniform semiconductors, RCA Rev., 18, 332, 1957; for recent results see Miller, D. L., Asbeck, P. M., Anderson, R. J., and Eisen, F. H., (GaAl)As/ GaAs heterojunction bipolar transistors with graded composition in the base, Electron Lett., 19, 367, 1983 and Hayes, J. R., Capasso, F., Gossard, A. C., Malik, R. J., and Wiegmann, W., Bipolar transistor with graded band-gap base, Electron Lett., 19, 410, 1983. - 18. Stehlin, B., CMOS and bipolar technologies are more partners than rivals, Electronics, pp. 95-98, May 31, 1984. - 19. Bean, J. C. and Rozgonyi, G. A., Patterned silicon molecular beam epitaxy with submicron lateral resolution, Appl. Phys. Lett., 41, 752, 1982. - 20. Cho, A. Y., Dunn, C. N., Kuvas, R. L., and Schroeder, W. E., GaAs IMPATT diodes prepared by molecular beam epitaxy, Appl. Phys. Lett., 25, 224, 1974. - 21. Froyer, J., Kasper, E., and barth, m., Pulsed V-band MBE Si IMPATT diodes, Electron. Lett., 16, 865, 1980; Luy, J. F., Behr, W., and Kasper, E., 90 GHz IMPATT diodes made from Si MBE material, in Proc. 1st Int. Symp. Si-MBE. Vol. 85-7. Bean, J. C., Ed., Electrochemical Society Press, Pennington, N.J., 1985, 236. - 22. Luryi, S. and Kazarinov, R. F., Optimum BARITT structure, Solid State Electron., 25, 943, 1982. we out ipi) )ne 138. hat one vice wth (BE for ned zed nics :tor ıol- ally K. - 23. Ota, Y., Silicon molecular beam epitaxy, Thin Solid Films, 106, 3, 1983. - 24. van der Ziel, A., Shur, M. S., Lee, K., Chen, T.-H., and Amberiadis, K., Carrier distribution and low-field resistance in short non-non and non-point structures, *IEEE Trans. Electron Devices*, ED-30, 128, 1983. - Grinberg, A. A. and Luryi, S., Space-charge-limited current and capacitance in double-junction diodes, J. Appl. Phys., 61, 1181, 1987. - Malik, R. J., AuCoin, T. R., Ross, R. L., Board, K., Wood, C. E. C., and Eastman, L. F., Planar-doped barriers in GaAs by molecular beam epitaxy, *Electron. Lett.*, 16, 836, 1980. - 27. Shannon, J. M., A majority-carrier camel diode, Appl. Phys. Lett., 35, 63, 1979. - Streit, D. C. and Allen, F. G., Silicon triangular barrier diodes by MBE using solid phase epitaxial regrowth, IEEE Electron Device Lett., EDL-5, 254, 1984. - Kazarinov, R. F. and Luryi, S., Charge injection over triangular barriers in unpolar semiconductor structures, Appl. Phys. Lett., 38, 810, 1981. - Kazarinov, R. F. and Luryi, S., Majority carrier transistor based on voltage-controlled thermionic emission, Appl. Phys. A, 28, 151, 1982. - Rhoderick, E. H., Comments on the conduction mechanism in Schottky diodes, J. Phys. D, 5, 1920, 1972. - Habib, S. E.-D. and Board, K., Theory of triangular-barrier bulk unipolar diodes including minoritycarrier effects. *IEEE Trans. Electron Devices*, ED-30, 90, 1983. - Nishizawa, J. -I., Terasaki, T., and Shibata, J., Field-effect transistor versus analog transistor (static induction transistor), IEEE Trans. Electron Devices, ED-22, 185, 1975. - Bozler, C. O. and Alley, G. D., The permeable base transistor and its application to logic circuits, Proc. IEEE, 70, 46, 1982. - Luryi, S. and Kazarinov, R. F., On the theory of the thermionic emission transistor; TET as an element of logic circuits. Solid State Electron., 25, 933, 1982. - Heiblum, M., Tunneling hot electron transfer amplifiers (THETA): amplifiers operating up to the infrared, Solid-State Electron. 24, 343, 1981; Luryi, S. and Kastalsky, A., Hot-electron transport in heterostructure devices, Physica, 134 B, 453, 1985. - Shockley, W., Transistor electronics: imperfections, unipolar and analog transistors, Proc. IRE, 40, 1289, 1952. - 38. Shockley, W., A unipolar field-effect transistor, Proc. IRE, 40, 1365, 1952. - Atalla, M. M. and Kahng, D., A New Hot-Electron Triode Structure with Semiconductor-Metal Emitter, IRE-AIEE Solid State DRC, University of New Hampshire, Durham, July, 1962. - 40. Geppert, D. V., A metal-base transistor, Proc. IRE, 50, 1527, 1962. - Sze, S. M. and Gummel, H. K., Appraisal of semiconductor-metal-semiconductor transistor, Solid State Electron., 9, 751, 1966. - 42. Luryi, S., An induced base hot-electron transistor. IEEE Electron Device Lett., EDL-6, 178, 1985. - 43. Malik, R. J., Hollis, M. A., Eastman, L. F., Wood, C. E. C., Woodard, D. W., and AuCoin, T. R., GaAs planar-doped barriers transistors grown by molecular beam epitaxy, in Proc. 8th Biennial Cornell Conf. on Active Microwave Semiconductor Devices and Circuits, August, 1981. - 44. Yokoyama, N., Imamura, K., Ohshima, T., Nishi, H., Muto, S., Kondo, K., and Hiyamizu, S., Tunneling hot electron transistor using GaAs/AlGaAs heterojunctions. *Jpn. J. Appl. Phys.*, 23, L311, 1984; Heiblum, M., Thomas, D. C., Knoedler, C. M., and Nathan, M. I., Tunneling hot-electron transfer amplifier: a hot-electron GaAs device with current gain, *Appl. Phys. Lett.*, 47, 1105, 1985. - 45. Shannon, J. M., Hot electron diodes and transistors, Inst. Phys. Conf. Ser., 69, 45, 1984. - 46. Vojak, B. A., Rathman, D. D., Burns, J. A., Cabral, S. M., and Efremov, N. N., Structural characterization by transmission electron microscopy of silicon grown over submicrometer-period gratings of deposited tungsten. Appl. Phys. Lett., 44, 223, 1984; Rathman, D. D., Vojak, B. A., Astolfi, D. K., and Stern, L. A., The effect of base-Schottky geometry on Si PBT device performance, IEEE Electron Device Lett., EDL-5, 191, 1984. - 47. Murphy, R. A., Permeable base transistor, in *Picosecond Electronics and Optoelectronics*, Mourou, G. A., Bloom, D. M., and Lee, C.-H., Eds., Springer-Verlag, New York, 1985, 38. - 48. Luryi, S. and Kastalsky, A., Hot electron injection devices, Superlattices Microstructures, 1, 389, 1985. - 49. Mead, C. A., Tunnel-emission amplifiers, Proc. IRE, 48, 359, 1960. - Spratt, J. P., Schwartz, R. F., and Kane, W. M., Hot electrons in metal films: injection and collection, *Phys. Rev. Lett.*, 6, 341, 1961. - Rosencher, E., Delage, S., Campidelli, Y., and D'Avitaya, F. A., Transistor effect in monolithic Si/ CoSi<sub>2</sub>/Si epitaxial structures, *Electron. Lett.*. 20, 762, 1984. - 52. Hensel, J. C., Levi, A. F. J., Tung, R. T., and Gibson, J. M., Transistor action in Si/CoSi/Si heterostructures. Appl. Phys. Lett., 47, 151, 1985. - Crowell, C. R. and Sze, S. M., Quantum-mechanical reflection of electrons at metal-semiconductor barriers: electron transport in semiconductor-metal-semiconductor structures, J. Appl. Phys., 7, 2683, 1966. - 54. Tung, R. T., Levi, A. F. J., and Gibson, J. M., Control of a natural permeable base transistor, Appl. Phys. Lett., 48, 635, 1986. - 55. Lindmayer, J., The metal-gate transistor, Proc. IEEE, 52, 1751, 1964. - 56. Wright, S. L., Kroemer, H., and Inada, M., Molecular beam epitaxial growth of GaP on Si, J. Appl. Phys., 55, 2916, 1984. - 57. Harrison, T. R., Johnson, A. M., Tien, P. K., and Dayem, A. H., NiSi<sub>2</sub>-Si infrared Schottky photodetectors grown by molecular beam epitaxy. *Appl. Phys. Lett.*, 41, 734, 1982. - 58. Luryi, S., Kastalsky, A., and Bean, J. C., New infrared detector on a silicon chip, *IEEE Trans. Electron Devices*. ED-31, 1135, 1984. - Kastalsky, A., Luryi, S., Bean, J. C., and Sheng, T. T., Single-crystal Ge/Si infrared photodetector for fiber-optics communications, in *Proc. 1st Int. Symp. Si-MBE*, Vol. 85-7, Bean, J. C., Eds., Electrochemical Society Press, Pennington, N.J., 1985, 406. - McIntyre, R. J., Multiplication noise in uniform avalanche diodes, IEEE Trans. Electron Devices, ED-13, 164, 1966; The distribution of gains in uniformly multiplying avalanche photodiodes theory, IEEE Trans. Electron Devices. ED-19, 703, 1972. - 61. Capasso, F., Physics of avalanche photodiodes, Semiconductors Semimetals, 22(part D), 1, 1985. - Stillman, G. E., Cook, L. W., Bulman, G. E., Tabatbaie, N., Chin, R., and Dapkus, P. D., Longwavelength (1.3 — to 1.6 μm) detectors for fiber-optical communications. *IEEE Trans. Electron Devices*. ED-29, 1355, 1982. - 63. Campbell, J. C., Dentai, A. G., Holden, W. S., and Kasper, B. L., High-performance avalanche photodiode with separate absorption, grating and multiplication regions, *Electron Lett.*, 19, 818, 1983. - 64. Capasso, F., Kastalsky, A., and Luryi, S., unpublished, 1983. - 65. Capasso, F., Cho, A. Y., and Foy, P. W., Low-dark-current low-voltage 1.3 1.6 μm avalanche photodiode with high-low electric field profile and separate absorption and multiplication regions by molecular beam epitaxy, *Electron Lett.*, 20, 635, 1984. - Kasper, E., Herzog, H. J., and Kibbel, H., A one-dimensional SiGe superlattice grown by UHV epitaxy, Appl. Phys., 8, 199, 1975. - van der Merwe, J. H. and Ball, C. A. B., in *Epitaxial Growth*. Matthews, J., Ed., Academic Press, New York, 1975. - Bean, J. C., Strained-layer epitaxy of Ge(x)Si)1-x)/(Si,Ge): heterojunction technology with silicon-based materials, in *Proc. 1st Int. Symp. Si-MBE*, Vol. 85-7, Bean, J. C., Ed., Electrochemical Society Press, Pennington, N.J., 1985, 337. - People, R. and Bean, J. C., Calculation of critical layer thickness versus lattice mismatch in Ge<sub>x</sub>Si<sub>1-x</sub>/Si strained-layer heterostructures, Appl. Phys. Lett., 47, 322, 1985. - Cerdeira, F., Pinczuk, A., Bean, J. C., Batlogg, B., and Wilson, B. A., Raman scattering from Ge,Si,-,/Si strained-layer superlattices, Appl. Phys. Lett., 45, 1138, 1984. - 71. Hull, R., Bean, J. C., Cerdeira, F., Flory, A. T., and Gibson, J. M., Stability of semiconductor strained-layer superlattices, Appl. Phys. Lett., 48, 56, 1986; People, R., Correspondence between coherently strained multilayers and a single coherently strained layer on lattice mismatched substrate, J. Appl. Phys., 59, 1986. - Luryi, S. and Suhir, E., New approach to the high-quality epitaxial growth of lattice-mismatched materials, Appl. Phys. Lett., 49, 140, 1986. - People, R., Indirect bandgap of coherently strained Ge<sub>x</sub>Si<sub>1-x</sub> bulk alloys on <001> silicon substrates, Phys. Rev. B, 32, 1405, 1985. - Lang, D. V., People, R., Bean, J. C., and Sergent, A. M., Measurement of the bandgap of Ge<sub>x</sub>Si<sub>1-x</sub>/Si strained layer heterostructures, Appl. Phys. Lett., 47, 1333, 1985. - 75. See the vast literature quoted in Nussbaum, A., Response to a set of comments on heterojunction discontinuities, IEEE Electron Device Lett., EDL-6, 273, 1985; notably Kroemer, H., Critique of two recent theories of heterojunction lineups, IEEE Electron Device Lett., EDL-4, 25, 1983. - Miller, R. C., Kleinman, D. A., and Gossard, A. C., Energy-gap discontinuities and effective masses for GaAs-Al,Ga<sub>1-x</sub>As quantum wells, *Phys. Rev. B*, 29, 7085, 1984. - Heiblum, M., Nathan, M. I., and Eizenberg, M., Energy band discontinuities in heterojunctions measured by internal photoemission, Appl. Phys. Lett., 47, 503, 1985. - Abstreiter, G., Prechtel, U., Weimann, G., Schlapp, W., Ploog, K., and Fischer, A., Internal photoemission in GaAs/(Al<sub>2</sub>Ga<sub>1-1</sub>) As heterostructures, in *Proc. 4th Int. Conf. on Hot Electrons in Semiconductors*, Innsbruck, Austria, July 1985. - Kroemer, H., Problems in the theory of heterojunction discontinuities, CRC Crit. Rev. Solid State Sci., 5, 555, 1975. - 80. People, R., Bean, J. C., and Lang, D. V., Temperature dependence of hole mobilities in selectively doped Ge(x)Si(1 x)/Si strained layer heterojunctions, in Proc. 1st Int. Symp. Si-MBE, Vol. 85-7, Bean, J. C., Ed., Electrochemical Society Press, Pennington, N.J., 1985, 360. - Margaritondo, G., Microscopic investigations of semiconductor interfaces. Solid State Electron., 26, 499, 1983. - 82. Jorke, H. and Herzog, H.-J., Mobility enhancement in modulation-doped Si-Si<sub>1...</sub>Ge, superlattice grown by molecular beam epitaxy, in *Proc. 1st Int. Symp. Si-MBE*. Vol. 85-7, Bean, J. C., Ed., Electrochemical Society Press, Pennington, N.J., 1985, 352; Daembkes, H., Herzog, H.-J., Jorke, H., Kibbel, H., and Kasper, E., The n-channel SiGe/Si modulation doped field-effect transistor, *IEEE Trans. Electron Devices*, ED-33, 633, 1986. - Abstreiter, G., Brugger, H., Wolf, T., Jorke, H., and Herzog, H. J., Strain-induced two-dimensional electron gas in selectively doped Si/Si,Ge<sub>1</sub>, superlattices, *Phys. Rev. Lett.*, 54, 2441, 1985. - 84. People, R. and Bean, J. C., Band alignments of coherently strained Ge,Si<sub>1...</sub> Si heterostructures on <001>-Ge,Si<sub>1...</sub> substrates, Appl. Phys. Lett., 48, 538, 1986. - 85. Kasper, E., Herzog H.-J. Daembkes, H., and Abstreiter, G., Equally strained Si/SiGesuperlattices on Si substrates, in Proc. MRS, Fall meeting (Boston, 1985); Kasper, E., Herzog, H.-J., Daembkes, H., and Ricker, Th., Growth mode and interface structure of MBE grown SiGe structures, in Proc. 4th Int. Winterschool on New Developments in Solid State Physics, to be published. - Störmer, H. L., Dingle, R., Gossard, A. C., Wiegmann, W., and Logan, R. A., in Proc. 14th Int. Conf. Phys. Semiconductors, Edinburgh, 1978, Wilson, B. L. H., Ed., Institute of Physics, Bristol, 1978, 557. - 87. Moriarty, J. A. and Krishnamurthy, S., Theory of silicon superlattices: electronic structure and enhanced mobility. J. Appl. Phys., 54, 1892, 1983; Krishnamurthy, S., Sher, A., and Chen, A.-B., Generalized Brooks formula and the electron mobility in Si<sub>2</sub>Ge<sub>1.11</sub> alloys, Appl. Phys. Lett., 47, 160, 1985. - People, R., Bean, J. C., Lang, D. V., Sergent, A. M., Störmer, H. L., Wecht, K. W., Lynch, R. T., and Baldwin, K., Modulation doping in Ge,Si<sub>1-x</sub>/Si strained layer heterostructures, Appl. Phys. Lett., 45, 1231, 1984. - 89. Luryi, S., Induced base transistor, Physica, 134B, 466, 1985. - Luryi, S., Pearsall, T. P., Temkin, H., and Bean, J. C., Waveguide infrared photodetectors on a silicon chip, IEEE Electron Device Lett., EDL-7, 104, 1986. - 91. Temkin, H., Pearsall, T. P., Bean, J. C., Logan, R. A., and Luryi, S., Ge, Si, ., strained layer superlattice waveguide detectors operating near 1.3 µm, Appl. Phys. Lett., 48, 963, 1986. - 92. Pearsall, T. P., Temkin, H., Bean, J. C., and Luryi, S., Avalanche gain in Ge, Si<sub>1-2</sub>/Si infrared waveguide detectors, *IEEE Electron Device Lett.*, EDL-7, 330, 1986. - 93. Casey, H. C., Jr. and Panish, M. B., Heterostructure Lasers, Part A: Fundamental Principles, Academic Press, New York, 1978, 54. - 94. Farrow, R. F. C., Sullivan, P. W., Williams, G. M., Jones, G. R., and Cameron, D. C., MBE-grown fluoride films: a new class of epitaxial dielectrics, J. Vac. Sci. Technol., 19, 415, 1981. - Ishiwara, H. and Asano, T., Silicon/insulator heteroepitaxial structures formed by vacuum deposition of CaF<sub>2</sub> and Si, Appl. Phys. Lett., 40, 66, 1982. - Mankiewich, P. M., Craighead, H. G., Harrison, T. R., and Dayem, A. H., High resolution electron beam lithography on CaF<sub>2</sub>, Appl. Phys. Lett., 44, 468, 1984. - 97. Salisbury, I. G., Timsit, R. S., Berger, S. D., and Humphreys, C. J., Nanometer scale electron beam lithography in inorganic materials, Appl. Phys. Lett., 45, 1289, 1984. - 98. Gibbons, J. J. and Lee, K. F., One-gate-wide CMOS inverter on laser-recrystallized polysilicon, *IEEE Electron Device Lett.*, EDL-1, 117, 1980. - Kamins, T. I. and von Herzen, B. P., MOSFETs in electron-beam recrystallized polysiticon. IEEE Electron Device Lett., EDL-2, 313, 1981. - Manasevit, H. M. and Simpson, W. I., Single-crystal silicon on sapphire substrate, J. Appl. Phys., 35, 1349, 1964. - 101. Hokari, Y., Mikami, M., Egami, K., Tsuya, H., and Kanamori, M., Characteristics of MOSFET prepared on Si/MgO-Al<sub>2</sub>O<sub>2</sub>SiO<sub>2</sub>Si structure, *IEEE Trans. Electron Devices*. ED-32, 253, 1985. - 102. Tsaur, B.-Y., Fan, J. C. C., Geis, M. W., Silversmith, D. J., and Mountain, R. W., Improved techniques for growth of large area single crystal Si sheets over SiO<sub>2</sub> using lateral epitaxy by seeded solidification, Appl. Phys. Lett., 39, 561, 1981. - 103. Imai, K., A new dielectric isolation method using porous silicon. Solid State Electron., 24, 159, 1981; for recent advances in SOI device fabrication by MBE overgrowth of porous Si see refs. 104. - 104. Lin, T. L., Wang, K. L., and Iyer, S., Si-MBE SOI devices and circuits, in Proc. 1st Int. Symp. Si-MBE, Vol. 85-7, Bean, J. C., Ed., Electrochemical Society Press, Pennington, N.J., 1985, 316; Arnaud d'Avitava, F., Barla, K., Hering, R., and Bonichil, G., Improvement of silicon epitaxy on porous silicon substrates, in Proc. 1st Int. Symp. Silicon MBE, Bean, J. C., Ed., Electrochemical Society Press, Pennington, N.J., 1985, 323. - 105. Smith, T. P., III, Phillips, J. M., People, R., Gibson, J. M., and Stiles, P. J., Charge transport in CaF/Si metal — epitaxial insulator — semiconductor field-effect transistors, *Mater. Res. Soc. Symp. Proc.*, 37, 163, 1985. n. 499. i grown iemical l., and nsional 001>- . es. H.. Hh Int. 4th Int. :. 1978. nhanced cralized ----- Lynch. ! Phys. . . . silicon erlattice. veguide ademic -grown ition of electron n beam n, *IEEE* , IEEE vs., 35, OSFET proved seeded . 1981; mp. Si-**\rnaud** silicon ington, port in - 106. Brassington, M. P., Lewis, A. G., and Partridge, S. L., A comparison of fine-dimension silicon-on-sapphire and bulk-silicon complementary MOS devices and circuits. *IEEE Trans. Electron Devices*, ED-32, 1858, 1985. - 107. Lozovik, Yu. E. and Yudson, V. I., A new mechanism of superconductivity: pairing between spatially separated electrons and holes, Sov. Phys. JETP, 44, 389, 1976. - 108. Gale, R. P., Fan, J. C. C., Tsaur, B.-Y., Turner, G. W., and Davis, F. M., GaAs shalow-homojunction solar cells on Ge-coated Si substrates. *IEEE Electron Device Lett.*, EDL-2, 169, 1981. - 109. Fletcher, R. M., Wagner, D. K., and Ballantyne, J. M., GaAs light-emitting diodes fabricated on Ge-coated Si substrates, Appl. Phys. Lett., 44, 967, 1984. - Wang, W. I., Molecular beam epitaxial growth and material properties of GaAs and AlGaAs on Si (100), Appl. Phys. Lett., 44, 1149, 1984. - 111. Tsaur, B.-Y. and Metze, G. M., Molecular beam epitaxy of GaAs and AlGaAs on Si. Appl. Phys. Lett., 45, 536, 1984. - 112. Sheldon, P., Jones, K. M., Hayes, R. E., Tsaur, B.-Y., and Fan, J. C. C., Growth and patterning of GaAs/Ge single crystal layers on Si substrates by molecular beam epitaxy, Appl. Phys. Lett., 45, 274, 1984. - 113. Choi, H. K., Tsaur, B.-Y., Metze, G. M., Turner, G. W., and Fan, J. C. C., GaAs MESFET's fabricated on monolithic GaAs/Si Substrates. *IEEE Electron Device Lett.*. EDL-5, 207, 1984. - 114. Fisher, R., Klem, J., Henderson, T., Masselink, W. T., Kopp, W., and Morkoç, H., GaAs/AlGaAs MODFET's grown on (100) Ge, *IEEE Electron Device Lett.*. EDL-5, 456, 1984. - 115. Windhorn, T. H., Metze, G. M., Tsaur, B. -Y., and Fan, J. C. C., AlGaAs double-heterostructure diode lasers fabricated on a monolithic GaAs/Si substrate, Appl. Phys. Lett., 45, 309, 1984. - 116. Akiyama, M., Kawarada, Y., and Kaminishi, K., Growth of single domain GaAs layer on (100)-oriented Si substrate by MOCVD, Jpn. J. Appl. Phys., 23, L843, 1984. - 117. Monaka, T., Akiyama, M., Kawarada, Y., and Kaminishi, K., Fabrication of GaAs MESFET ring oscillator on MOCVD grown GaAs/Si (100) substrate, *Jpn. J. Appl. Phys.*, 23, L919, 1984. - 118. Ishida, T., Monaka, T., Yamagishi, C., Kawarada, Y., Sano, Y., Akiyama, M., and Kaminishi, K., GaAs MESFET ring oscillator on Si substrate. IEEE Trans. Electron Devices, ED-32, 1037, 1985. - 119. Morkoç, H., Peng, C. K.. Henderson, T., Kopp, W., Fisher, R., Erickson, L. P., Longerbone, M. D., and Youngman, R. C., High-quality GaAs MESFET's grown on silicon substrates by molecular beam epitaxy, *IEEE Electron Device Lett.*, EDL-6, 381, 1985. - 120. Soga, T., Hattori, S., Sakai, S., Takeyasu, M., and Umeno, M., Characterization of epitaxially grown GaAs on Si substrates with III-V compounds intermediate layers by metalorganic chemical vapor deposition, J. Appl. Phys., 57, 4578, 1985. - 121. Masselink, W. T., Fisher, R., Klem, J., Henderson, T., and Morkoç, H., GaAs/AlGaAs multiquantum wells grown on nonpolar semiconductor substrates, J. Vac. Sci. Technol. B. 3, 548, 1985. - 122. Fisher, R., Chand, N., Kopp, W., Morkoç, H., Erickson, L. P., and Youngman, R., GaAs bipolar transistors grown on (100) Si substrates by molecular beam epitaxy, Appl. Phys. Lett., 47, 397, 1985. - 123. Fisher, R., Henderson, T., Kopp, W., Gedymin, J., Chand, N., Klem, J., and Morkoç, H., GaAs/ AlGaAs heterojunction bipolar transistors on Si substrates, IEDM Tech. Digest, 1985. - 124. Fisher, R., Henderson, T., Klem, J., Kopp, W., Peng, C. K., Morkoç, H., Detry, J., and Blackstone, S. C., Monolithic integration of GaAs/AlGaAs modulation-doped field-effect transistors and N-metal-oxide-semiconductor silicon circuits, Appl. Phys. Lett., 47, 983, 1985. - 125. Windhorn, T. H. and Metze, G. M., Room-temperature operation of GaAs/AlGaAs diode lasers fabricated on a monolithic GaAs/Si substrate, *Appl. Phys. Lett.*, 47, 1031, 1985. - 126. Eden, R. C., Welch, B. M., Zucca, R., and Long, S. I., The prospects for ultrahigh-speed VLSI GaAs digital logic, *IEEE Trans. Electron Devices*, ED-26, 1979; Eden, R. C., Livingston, A. R., and Welch, B. M., Integrated circuits: the case for gallium arsenide, *IEEE Spectrum*, 30, 1983. - 127. Bell T. E., Japan reaches beyond silicon, IEEE Spectrum, 46, 1985. - 128. Taylor, G. W. and Bayruns, R. J., A comparison of Si MOSFET and GaAs MESFET enhancement/depletion logic performance, IEEE Trans. Electron Devices. ED-32, 1633, 1985. - 129. Lepselter, M. and Sze, S. M., DRAM pricing trends the π rule. IEEE Circuits Devices Mag., 1, 53, 1985. - 130. See the review of strained-layer superlattices by Osbourn, G. C., Gourley, P. L., Biefeld, R. M., Dawson, L. R., and Zipperian, T. E., in Semiconductors and Semimetals, series, Willardson, R. K. and Beer, A. C., Eds., Academic Press, New York, to be published. - 131. Luryi, S., A method for triloring the lattice constant of silicon substrates for heteroepitaxial growth, unpublished, 1983; U.S. patent filed December 1986. - 132. Groves, S. and Paul, W., Band structure of gray tin, Phys. Rev. Lett., 11, 194, 1963. - 133. Oguz, S., Paul. W., Deutsch, T. F., Tsaur, B. -Y., and Murphy, D. V., Synthesis of metastable, semiconducting Ge-Sn alloys by pulsed UV laser crystallization, *Appl. Phys. Lett.*, 43, 848, 1983. ※はおいてきてきてきないのは、実験機関のできたしてきなかからは - 134. Farrow, R. F. C., The epitaxial growth of metastable phases, *Mater. Res. Soc. Symp. Proc.*. 37, 275, 1985. - 135. Brews, J. R., Transmission-line models for lossy waveguide interconnects in VLSI, *IEEE Trans. Electron Devices*, ED-33, 1356, 1986. - 136. Lepselter, M. P., private communication. - 137. Chemia, D. S., Miller, D. A. B., and Smith, P. W., Nonlinear optical properties of GaAsGaAlAs multiple quantum well material: phenomena and applications, Opt. Eng., 24, 556, 1985 and references therein; Ultra-fast modulation of light-transmission intensity by 2-dimensional excitonic electroabsorption with a response time of 330 fsec was recently demonstrated by Knox, W. H., Miller, D. A. B., Damen, T. C., Chemia, D. C., Shank, C. V., and Gossard, A. C., Subpicosecond excitonic electroabsorption in room-temperature quantum wells, Appl. Phys. Lett., 48, 864, 1986. - 138. Döhler, G. H. and Ploog, K., Doping n-i-p-i superlattices, in Synthetic Modulated Structures, Chang, L. L. and Giessen, B. C., Eds., Academic Press, Orlando, Fla., 1985, 257. - 139. Phillips, J. M. and Augustiniak, W. M., Growth of an epitaxial insulator-metal-semiconductor structure on Si by molecular beam epitaxy, Appl. Phys. Lett., 48, 463, 1986.